SDLS154 - OCTOBER 1975 - REVISED MARCH 1988 - 'LS295B Offers Three Times the Sink-Current Capability of 'LS295A - Schottky-Diode-Clamped Transistors - Low Power Dissipation . . . 80 mW Typical (Enabled) - Applications: N-Bit Serial-To-Parallel Converter N-Bit Parallel-To-Serial Converter N-Bit Storage Register #### description These 4-bit registers feature parallel inputs, parallel outputs, and clock (CLK), serial (SER), mode (LD/SH), and outputs control (OC) inputs. The registers have three modes of operation: Parallel (broadside) load Shift right (the direction Q<sub>A</sub> toward Q<sub>D</sub>) Shift left (the direction Q<sub>D</sub> toward Q<sub>A</sub>) Parallel loading is accomplished by applying the four bits of data and taking the mode control input high. The data is loaded into the associated flip-flops and appears at the outputs after the high-to-low transition of the clock input. During parallel loading, the entry of serial data is inhibited. Shift right is accomplished when the mode control is low; shift left is accomplished when the mode control is high by connecting the output of each flip-flop to the parallel input of the previous flip-flop (QD to input C, etc.) and serial data is entered at input D. When the output control is high, the normal logic levels of the four outputs are available for driving the loads or bus lines. The outputs are disabled independently from the level of the clock by a low logic level at the output control input. The outputs then present a high impedance and neither load nor drive the bus line; however, sequential operation of the registers is not affected. The SN54LS295B is characterized for operation over the full military temperature range of -55°C to 125°C; the SN74LS295B is characterized for operation from 0°C to 70°C. SN54LS295B . . . J OR W PACKAGE SN74LS295B . . . D OR N PACKAGE (TOP VIEW) SN54LS295B . . . FK PACKAGE (TOP VIEW) NC - No internal connection ### logic symbol† <sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for D, J, N, and W packages. SDLS154 - OCTOBER 1975 - REVISED MARCH 1988 #### logic diagram (positive logic) Pin numbers shown are for D, J, N, and W packages. ## schematics of inputs and outputs #### **FUNCTION TABLE** | | INPUTS | | | | | | | | PUTS | | |---------|----------|-----|------------------|------------------|---------|---|-----------------|-------------------|-------------------|----------------| | 4.5/517 | 01.1/ | 050 | | PARA | LLEL | | 0. | 0- | 0- | 0- | | LD/SH | CLK | SER | Α | В | С | D | Q <sub>A</sub> | QΒ | σC | α <sub>D</sub> | | Н | Н | Х | X | X | Х | Х | Q <sub>A0</sub> | $Q_{B0}$ | $oldsymbol{co}$ | $\sigma_{D0}$ | | н | ↓ ↓ | × | a | b | C | d | а | b | c | d | | н | <b>↓</b> | × | Q <sub>B</sub> † | Q <sub>C</sub> † | $q_D$ t | d | QBn | $\alpha_{Cn}$ | $\mathtt{Q}_{Dn}$ | d . | | L | Н | × | X | X | X | Х | Q <sub>A0</sub> | $\alpha_{B0}$ | $\sigma_{C0}$ | $\sigma_{D0}$ | | L | 1 | Н | X | X | X | X | Н | $\mathbf{Q}_{An}$ | $Q_{Bn}$ | $\alpha_{Cn}$ | | L | ↓ | L | × | Х | X | X | L | | $Q_{Bn}$ | | When the output control is low, the outputs are disabled to the high-impedance state; however, sequential operation of the registers is not affected. H = high level (steady, state), L = low level (steady state), X = irrelevant (any input, including transitions) ↓ = transition from high to low level. a, b, c, d = the level of steady-state input at inputs A, B, C, or D, respectively. $Q_{A0}$ , $Q_{B0}$ , $Q_{C0}$ , $Q_{D0}$ = the level of $Q_{A}$ , $Q_{B}$ , $Q_{C}$ , or $Q_{D}$ , respectively, before the indicated steady-state input conditions were established. QAn, QBn, QCn, QDn = the level of QA, QB, QC, or QD, respectively, before the most-recent \$\psi\$ transition of the clock. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) . | | | | <br> | | | | | | | | 7 V | |--------------------------------------------------|---------------------|----|--|------|--|--|--|--|--|------|---------|------| | Input voltage | | | | <br> | | | | | | | | 7 V | | Operating free-air temperature range: | SN54LS295B | | | | | | | | | 55°( | C to 13 | 25°C | | | SN74LS295B | | | <br> | | | | | | . 0 | C to | 70°C | | Storage temperature range | | | | | | | | | | –65° | C to 1 | 50°C | | NOTE 1: Voltage values are with respect to netwo | ork ground terminal | ١. | | | | | | | | | | | #### recommended operating conditions | | | | St | V54LS29 | 95B | SN | MIN NOM MAX .75 5 5.25 - 2.6 24 0 30 16 20 | | | | |-----------------|-------------------------------------------------|------------|------|---------|------------|------|--------------------------------------------------|-------|------|--| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | | ЮН | High-level output current | | | | <b>– 1</b> | | | - 2.6 | mA | | | IOL | Low-level output current | | | | 12 | | | 24 | mΑ | | | fclock | Clock frequency | | 0 | | 30 | 0 | | 30 | MHz | | | tw(clock) | Width of clock pulse | | 16 | | | 16 | | | ns | | | t <sub>su</sub> | Setup time, high-level or low-level data | | 20 | | | 20 | | | ns | | | | Setup time, LD/SH to CLK | high-level | 25 | | | 25 | | | | | | <sup>t</sup> su | Setup time, LD/SH to CEN | low-level | 30 | | | 30 | | | ns | | | th | Hold time, high-level or low-level data | | 20 | | | 20 | | | ns | | | <sup>t</sup> h | Hold time, high-level or low-level LD/SH to CLK | | 0 | | | 0 | | | ns | | | TA | Operating free-air temperature | | - 55 | | 125 | 0 | | 70 | °C | | $<sup>^\</sup>dagger$ Shifting left requires external connection of QB to A, QC to B, and QD to C. Serial data is entered at input D. # SN54LS295B, SN74LS295B 4-BIT RIGHT-SHIFT LEFT-SHIFT REGISTERS WITH 3-STATE OUTPUTS SDLS154 - OCTOBER 1975 - REVISED MARCH 1988 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | T 001 DITIONS | | SN54LS295B | | 5B | SN | | | | |-----------------|----------------------------------------|------------------------------------------------------------------|-------------------------------------------------|-------------------------|------------|------|------|-----|------|----------------|------| | | PAKAMETEK | 152 | T CONDITIONS | • | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNIT | | V <sub>IH</sub> | High-level input voltage | | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.7 | | | 0.8 | V | | VIK | Input clamp voltage | V <sub>CC</sub> = MIN, | l <sub>1</sub> = -18 mA | | | | -1.5 | | | -1.5 | ٧ | | Vон | High-level output voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = MAX | | 2.4 | 3.4 | | 2.4 | 3.1 | | ٧ | | V | 1 and found and and and | V <sub>CC</sub> = MIN, | V <sub>IH</sub> = 2 V, | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | VOL | Low-level output voltage | VIL = VIL max | | I <sub>OL</sub> = 24 mA | | | | | 0.35 | 0,5 | | | 1 | Off-state output current, | V <sub>CC</sub> = MAX, | VIL = VIL max, | | | | 20 | | | 20 | | | IOZH | high-level voltage applied | V <sub>O</sub> = 2.7 V | | | | | 20 | | | 20 | μΑ | | lozL | Off-state output current, | V <sub>CC</sub> = MAX, | V <sub>IH</sub> = 2 V, | | | | -20 | | | <del></del> 20 | μΑ | | -02L | low-level voltage applied | V <sub>O</sub> = 0.4 V | | | | | 20 | | | -, 20 | ۳. | | l <sub>l</sub> | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 7 V | | | | 0.1 | | | 0.1 | mA | | ЧН | High-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.7 V | | | | 20 | | | 20 | μА | | 4L | Low-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 0.4 V | | | | -0.4 | | | -0.4 | mA | | los | Short-circuit output current § | V <sub>CC</sub> = MAX | | | -30 | | -130 | -30 | | -130 | mA | | loo | Supply current | | See Note 2 | Condition A | | 20 | 29 | | 20 | 29 | | | 1CC | oupply current | V <sub>CC</sub> = MAX, | See Note 2 | Condition B | | 22 | 33 | | 22 | 33 | mA | <sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 2: I<sub>CC</sub> is measured with the outputs open, the serial input and mode control at 4.5 V, and the data inputs grounded under the following conditions: - A. Output control at 4.5 V and a momentary 3 V, then ground, applied to clock input. - B. Output control and clock input grounded. # switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25 C, $R_L$ = 667 $\Omega$ | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------------------|-------------------------|-----|-----|---------------------------------------|------| | f <sub>max</sub> Maximum clock frequency | | 30 | 45 | · · · · · · · · · · · · · · · · · · · | MHz | | tpLH Propagation delay time, low-to-high-level output | 0 45 5 | | 14 | 20 | ns | | tpHL Propagation delay time, high-to-low-level output | C <sub>L</sub> = 45 pF, | | 19 | 30 | ns | | tpZH Output enable time to high level | See Note 3 | | 18 | 26 | ns | | tpZL Output enable time to low level | | | 20 | 30 | ns | | tPHZ Output disable time from high level | C <sub>L</sub> = 5 pF, | | 13 | 20 | ns | | tpLZ Output disable time from low level | See Note 3 | | 13 | 20 | ns | NOTE 3: Load circuits and voltage waveforms are shown in Section 1. <sup>‡</sup>All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>\$</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated